Welcome to YLOAN.COM
yloan.com » generator » Clock Jitter Attenuating With Flexible Clock Generators
Family Home Improvement Kids & Children Parenting baby Babies-Toddler Crafts-Hobbies Elder-Care Holidays Home-Securtiy Interior-Decorating Landscaping-Gardening bedroom lake apartments hardwood shower generation generator contractors patio roofing locksmith bleach housing jaw appliance domestic

Clock Jitter Attenuating With Flexible Clock Generators

Due to the wide diversity of frequency and clock jitter requirements of the reference

clocks required in modern electronic systems, an assortment of standalone crystal oscillators and fixed-frequency clock multiplier ICs are typically required to provide a complete timing architecture for both the data path and control plane. The Si5338 is the industrys first clock generator capable of supporting any-rate frequency synthesis on four independent output clocks. By providing this level of frequency flexibility, the Si5338 eliminates the need for fixed-frequency clock generators and discrete crystal oscillators.

Modern communication, networking, and broadcast video hardware designs use a wide variety of processors, FPGAs, memory, and physical layer transceivers to perform all of the tasks and processes required by end applications. The timing architecture in these applications is becoming increasingly complex due to the growing level of integration required in new designs. Each IC has its own unique reference clock requirements and multiple clock domains must be carefully managed in a single design. Further complicating hardware design, high-speed physical layer transceivers and FPGAs with embedded serializer/deserializers (SERDES) have stringent jitter requirements to ensure compliance with the end applications bit-error rate (BER) specifications.

Given the unique requirements of each hardware design, the timing architecture is typically customized for each application using a combination of fixed-frequency clock generators/multipliers, discrete crystal oscillators, and muxes. Additional level translator ICs are necessary when clock format translation is required between the clock generator and the IC. Some applications require multi-protocol high-speed serial data transmission, These applications require multiple oscillators and supporting mux circuitry to support the applications multi-protocol requirements.

In addition to generating nominal clock frequencies, some applications require frequency-margined clocks that produce references that are at a slight positive or negative offset to the nominal frequency (e.g., 66.6 MHz 5%). These frequency-margined clocks are used during product validation and/or manufacturing test to test the robustness of the design over voltage and temperature and ensure sufficient setup and hold margin for the critical components in the system. Traditionally, frequency margining has been implemented using discrete custom frequency oscillators. Since these additional components are exclusively used during product validation and/or manufacturing test and not during normal operation, BOM cost and complexity are increased to support this requirement

by: Chris Bartik
Si5338 Output Clock Generator Is User-programmable Choosing The Fuel Oil Blend That Is Right For Your Hfo Generators Wind Powered Generator Gas Generator - According To Function A Light In The Dark: Thanks To The Generators Help! I am having problems hooking up my pulse generator to my driver Binaural Beats Generator Preventive Upkeep of Wind flow Generators - Maximizing Effective Strength Era Famous Look Alike Generator Lease a Generator: Determine What Form of Generator You Will need Nikola Tesla and the Perpetual Motion Generator Details About 10kw Wind Generators Fast Pay Generator
print
www.yloan.com guest:  register | login | search IP(216.73.216.125) California / Anaheim Processed in 0.017304 second(s), 7 queries , Gzip enabled , discuz 5.5 through PHP 8.3.9 , debug code: 8 , 2784, 511,
Clock Jitter Attenuating With Flexible Clock Generators Anaheim