subject: Types Of Solar Cells Are Made From Wafers [print this page] A wafer is a thin slice of semiconductor material, such as a silicon crystal, used in the fabrication of integrated circuits and other microdevices. The wafer serves as the substrate for microelectronic devices built in and over the wafer and undergoes many microfabrication process steps such as doping or ion implantation, etching, deposition of various materials, and photolithographic patterning.
Several types of photovoltaic cells are made from such wafers. A solar wafer is a circular solar cell made from the entire wafer (rather than cutting into smaller rectangular solar cells).Wafers are formed of highly pure (99.9999% purity), nearly defect-free single crystalline material. One process for forming crystalline wafers is known as Czochralski growth invented by the Polish chemist Jan Czochralski. In this process, a cylindrical ingot of high purity crystalline silicon is formed by pulling a seed crystal from a 'melt'. The ingot is then sliced with a wafer saw (wire saw) and polished to form wafers. The size of wafers for photovoltaics is 100 200 mm square and the thickness is 200 - 300 m. In the future, 160 m will be the standard. Electronics use wafer sizes from 100 - 300mm diameter.
The resulting thin wafers can then be doped to achieve the desired electronic properties.Wafers are cleaned with weak acids to remove unwanted particles, or repair damage caused during the sawing process. When used for solar cells, the wafers are textured to create a rough surface to increase their efficiency. The generated PSG (phosphosilicate glass) is removed from the edge of the wafer in the etching. Silicon wafers are available in a variety of sizes from 25.4 mm (1 inch) to 300 mm (11.8 inches).[8] Semiconductor fabrication plants (also known as fabs) are defined by the size of wafers that they are tooled to produce. The size has gradually increased to improve throughput and reduce cost with the current state-of-the-art fab considered to be 300mm (12 inch), with the next standard projected to be 450mm (18 inch). Intel, TSMC and Samsung are separately conducting research to the advent of 450mm "prototype" (research) fabs by 2012, though serious hurdles remain. Dean Freeman, an analyst with Gartner Inc., predicted that production fabs could emerge sometime between the 2017 and 2019 timeframe, a lot of that will depend on a plethora of new technological breakthroughs and not simply "extending" current technology.
* 1 inch.
* 2 inch (50.8 mm). Thickness 275 m.
* 3 inch (76.2 mm). Thickness 375 m.
* 4 inch (100 mm). Thickness 525 m.
* 5 inch (127 mm) or 125 mm (4.9 inch). Thickness 625 m.
* 150 mm (5.9 inch, usually referred to as "6 inch"). Thickness 675 m.
* 200 mm (7.9 inch, usually referred to as "8 inch"). Thickness 725 m.
* 300 mm (11.8 inch, usually referred to as "12 inch" or "Pizza size" wafer). Thickness 775 m.
* 450 mm ("18 inch"). Thickness 925 m (expected).
Wafers grown using materials other than silicon are generally not available in sizes over 100 mm, and will have different thicknesses than a silicon wafer manufacturer of the same diameter. Wafer thickness is determined by the mechanical strength of the material used; the wafer must be thick enough to support its own weight without cracking during handling.With larger wafers, less marginal space remains on the edges as a percentage of total space and can significantly increase the yield per wafer. This is the basis of shifting to larger and larger wafer sizes. Conversion to 300 mm wafers from 200 mm wafers began in earnest in 2000, and reduced the price per die about 30-40%. However, this was not without significant problems for the industry.
The next step to 450 mm should accomplish similar productivity gains as the previous size increase. However, machinery needed to handle and process larger wafers results in increased investment costs to build a single factory. There is considerable resistance to moving up to 450 mm by 2012 despite the obvious productivity enhancements, mainly because companies feel it would take too long to recoup their investment. The difficult and costly 300 mm process only accounted for appoximately 20% of worldwide capacity on a square inches basis by the end of 2005. The step up to 300 mm required a major change from the past, with fully automated factories using 300 mm wafers versus barely automated factories for the 200 mm wafers. These major investments were undertaken in the economic downturn following the dot-com bubble, resulting in huge resistance to upgrading to 450 mm by the original timeframe.
Other initial technical problems in the ramp up to 300 mm included vibrational effects, gravitational bending (sag), and problems with flatness. Among the new problems in the ramp up to 450 mm are that the crystal ingots will be 3 times heavier (total weight a metric ton) and take 2-4 times longer to cool, and the process time will be double. All told, the development of 450 mm wafers require significant engineering, time, and cost to overcome.China Silicon wafers are grown from crystal having a regular crystal structure, with silicon having a diamond cubic structure with a lattice spacing of 5.430710 (0.5430710 nm). When cut into wafers, the surface is aligned in one of several relative directions known as crystal orientations. Orientation is defined by the Miller index with or faces being the most common for silicon. Orientation is important since many of a single crystal's structural and electronic properties are highly anisotropic. Ion implantation depths depend on the wafer's crystal orientation, since each direction offers distinct paths for transport. Wafer cleavage typically occurs only in a few well-defined directions. Scoring the wafer along cleavage planes allows it to be easily diced into individual chips ("dies") so that the billions of individual circuit elements on an average wafer can be separated into many individual circuits.Wafers under 200 mm generally have flats cut into one or more sides indicating crystallographic planes of high symmetry (usually the {110} face) and, in old-fashioned wafers (those below about 100 mm diameter), the wafer's orientation and doping type (see illustration for conventions). Modern wafers use a notch to convey this information, in order to waste less material.
Silicon wafers are generally not 100% pure silicon, but are instead formed with an initial impurity doping concentration between 1013 and 1016 per cm3 of boron, phosphorus, arsenic, or antimony which is added to the melt and defines the wafer as either bulk n-type or p-type. However, compared with single-crystal silicon's atomic density of 51022 atoms per cm3, this still gives a purity greater than 99.9999%. The wafers can also be initially provided with some interstitial oxygen concentration. Carbon and metallic contamination are kept to a minimum. Transition metals, in particular, must be kept below parts per billion concentrations for electronic applications. While silicon is the most prevalent type of wafer used in the electronics industry, other compound III-V or II-VI type wafers have also been employed. Gallium arsenide (GaAs) wafers are one common III-V semiconductor material which can be produced using the Czochralski process.